国产毛片a精品毛-国产毛片黄片-国产毛片久久国产-国产毛片久久精品-青娱乐极品在线-青娱乐精品

2013 新書:Multicore Systems On-Chip second edition

發(fā)布時間:2014-7-3 14:36    發(fā)布者:看門狗
關(guān)鍵詞: 多核
作  者:
Abderazek Ben Abdallah 著
出 版 社:
Atlantis Press
出版時間:
2013-06-12

System on chips designs have evolved from fairly simple unicore,single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon.To meet high computational demands posed by latest consumer electronic devices,most current systems are based on such paradigm,which represents a real revolution in many aspects in computing.The attraction of multicore processing for power reduction is compelling.By splitting a set of tasks among multiple processor cores,the operating frequency necessary for each core can be reduced,allowing to reduce the voltage on each core.Because dynamic power is proportional to the frequency and to the square of the voltage,we get a big gain,even though we may have more cores running.As more and more cores are integrated into these designs to share the ever increasing processing load,the main challenges lie in efficient memory hierarchy,scalable system interconnect,new programming paradigms,and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility.Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications.To decide on the lowest cost mix of cores,designers must iteratively map the device’s functionality to a particular HW/SW partition and target architectures.In addition,to connect the heterogeneous cores,the architecture requires high performance complex communication architectures and efficient communication protocols,such as hierarchical bus,point-to-point connection,or Network-on-Chip.Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later.This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processing cores and that load balancing between processing cores – especially heterogeneous cores – is very difficult.



Multicore Systems On-Chip_ Practical Software_Hardware Design.pdf (14.17 MB)

本文地址:http://m.qingdxww.cn/thread-130530-1-1.html     【打印本頁】

本站部分文章為轉(zhuǎn)載或網(wǎng)友發(fā)布,目的在于傳遞和分享信息,并不代表本網(wǎng)贊同其觀點和對其真實性負(fù)責(zé);文章版權(quán)歸原作者及原出處所有,如涉及作品內(nèi)容、版權(quán)和其它問題,我們將根據(jù)著作權(quán)人的要求,第一時間更正或刪除。
rinllow6 發(fā)表于 2014-7-7 14:41:36
謝謝!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
jimcmwang 發(fā)表于 2014-11-14 14:11:46
Multicore Systems On-Chip_ Practical Software_Hardware Design.pdf (14.17 MB, 下載次數(shù): 10)
jimcmwang 發(fā)表于 2017-11-30 17:54:01
Multicore Systems On-Chip_ Practical Software_Hardware Design.pdf (14.17 MB, 下載次數(shù): 27)

您需要登錄后才可以發(fā)表評論 登錄 | 立即注冊

廠商推薦

  • Microchip視頻專區(qū)
  • dsPIC® DSC集成電機驅(qū)動器:非常適合在緊湊空間內(nèi)進行實時控制
  • PIC32CK SG單片機——輕松滿足新型網(wǎng)絡(luò)安全要求
  • dsPIC® DSC:攻克各種觸摸傳感挑戰(zhàn)的電容式觸摸解決方案
  • PIC32CM LS00 Curiosity Pro評估工具包
  • 貿(mào)澤電子(Mouser)專區(qū)

相關(guān)視頻

關(guān)于我們  -  服務(wù)條款  -  使用指南  -  站點地圖  -  友情鏈接  -  聯(lián)系我們
電子工程網(wǎng) © 版權(quán)所有   京ICP備16069177號 | 京公網(wǎng)安備11010502021702
快速回復(fù) 返回頂部 返回列表
主站蜘蛛池模板: 香蕉婷婷| 亚洲香蕉网久久综合影院3p| 欧洲一级鲁丝片免费| 亚洲福利一区二区三区| 特级黄一级播放| 色台湾色综合网站| 亚洲无线一二三四区| 日韩在线视频网站| 亚洲黄色毛片| 欧美精品人爱c欧美精品| 亚洲欧美激情视频| 欧美一级高清片| 深夜国产福利| 性的小视频在线观看免费| 欧美精品久久天天躁| 青草久草视频| 夜久久| 日本理论片免费观看在线视频| 香蕉片视频在线观看| 亚洲性色永久网址| 亚洲日本中文字幕| 日韩一区二区三区在线观看| 三级毛片在线免费观看| 亚洲国产高清在线观看视频| 秋霞手机入口二日韩区| 天天操夜夜骑| 奇米久久| 欧美日韩国产va另类| 亚洲精品永久www嫩草| 夜色福利久久久久久777777| 四虎网页| 欧美在线网站| 午夜怡红院| 日本最新伦中文字幕| 一级毛片免费视频网站| 日韩福利| 日韩在线视频播放| 奇米精品一区二区三区在| 视频在线观看h| 日韩经典一区| 欧美性天天影院|