国产毛片a精品毛-国产毛片黄片-国产毛片久久国产-国产毛片久久精品-青娱乐极品在线-青娱乐精品

Hitex NXP LPC1850 ARM Cortex-M3評估方案

發(fā)布時間:2012-3-13 12:05    發(fā)布者:1770309616
關(guān)鍵詞: arm , Cortex-M3 , LPC1850 , NXP
NXP公司的LPC1850/30/20/10是基于ARM Cortex-M3的MCU,工作頻率高達180MHz,采用3級流水線和哈佛架構(gòu),以及單獨的本地指令,數(shù)據(jù)總線和用于外設(shè)的第三條總線,主要用在工業(yè)控制,電子儀表,RFID閱讀器;消費類電子,白色家電。本文介紹了LPC1850/30/20/10 主要特性和優(yōu)勢,方框圖以及Hitex LPC1850評估板主要特性,電路圖和元件布局圖。

The LPC1850/30/20/10 are ARM Cortex-M3 based microcontrollers for embedded applications. The ARM Cortex-M3 is a next generation core that offers system enhancements such as low power consumption, enhanced debug features, and a high level of support block integration.

The LPC1850/30/20/10 operate at CPU frequencies of up to 180 MHz. The ARM Cortex-M3 CPU incorporates a 3-stage pipeline and uses a Harvard architecture with separate local instruction and data buses as well as a third bus for peripherals. The ARM Cortex-M3 CPU also includes an internal prefetch unit that supports speculative branching.

The LPC1850/30/20/10 include up to 200 kB of on-chip SRAM, a quad SPI Flash Interface (SPIFI), a State Configurable Timer (SCT) subsystem, two High-speed USB controllers, Ethernet, LCD, an external memory controller, and multiple digital and analog peripherals.

LPC1850/30/20/10 主要特性和優(yōu)勢:

 Processor core

 ARM Cortex-M3 processor, running at frequencies of up to 180 MHz.

 ARM Cortex-M3 built-in Memory Protection Unit (MPU) supporting eight regions.

 ARM Cortex-M3 built-in Nested Vectored Interrupt Controller (NVIC).

 Non-maskable Interrupt (NMI) input.

 JTAG and Serial Wire Debug, serial trace, eight breakpoints, and four watch points.

 Enhanced Trace Module (ETM) and Enhanced Trace Buffer (ETB) support.

 System tick timer.

 On-chip memory

 200 kB SRAM for code and data use.

 Multiple SRAM blocks with separate bus access.

 64 kB ROM containing boot code and on-chip software drivers.

 128 bit One-Time Programmable (OTP) memory for general-purpose use.

 Clock generation unit

 Crystal oscillator with an operating range of 1 MHz to 25 MHz.

 12 MHz internal RC oscillator trimmed to 1 % accuracy over temperature and voltage.

 Ultra-low power RTC crystal oscillator.

 Three PLLs allow CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. The second PLL is dedicated to the High-speed USB, the third PLL can be used as audio PLL.

 Clock output.

 Configurable digital peripherals:

 State Configurable Timer (SCT) subsystem on AHB.

 Global Input Multiplexer Array (GIMA) allows to cross-connect multiple inputs and outputs to event driven peripherals like timers, SCT, and ADC0/1.

 Serial interfaces:

 Quad SPI Flash Interface (SPIFI) with 1-, 2-, or 4-bit data at rates of up to 40 MB per second.

 10/100T Ethernet MAC with RMII and MII interfaces and DMA support for high throughput at low CPU load. Support for IEEE 1588 time stamping/advanced time stamping (IEEE 1588-2008 v2).

 One High-speed USB 2.0 Host/Device/OTG interface with DMA support and on-chip PHY.

 One High-speed USB 2.0 Host/Device interface with DMA support, on-chip full-speed PHY and ULPI interface to external high-speed PHY. USB interface electrical test software included in ROM USB stack.

 Four 550 UARTs with DMA support: one UART with full modem interface; one UART with IrDA interface; three USARTs support synchronous mode and a smart card interface conforming to ISO7816 specification.

 Two C_CAN 2.0B controllers with one channel each.

 Two SSP controllers with FIFO and multi-protocol support. Both SSPs with DMA support.

 One Fast-mode Plus I2C-bus interface with monitor mode and with open-drain I/O pins conforming to the full I2C-bus specification. Supports data rates of up to 1 Mbit/s.

 One standard I2C-bus interface with monitor mode and standard I/O pins.

Two I2S interfaces with DMA support, each with one input and one output.

 Digital peripherals:

 External Memory Controller (EMC) supporting external SRAM, ROM, NOR flash,and SDRAM devices.

 LCD controller with DMA support and a programmable display resolution of up to 1024 H  768 V. Supports monochrome and color STN panels and TFT color panels; supports 1/2/4/8 bpp Color Look-Up Table (CLUT) and 16/24-bit direct pixel mapping.

 SD/MMC card interface.

 Eight-channel General-Purpose DMA (GPDMA) controller can access all memories on the AHB and all DMA-capable AHB slaves.

 Up to 164 General-Purpose Input/Output (GPIO) pins with configurable pull-up/pull-down resistors and open-drain modes.

 GPIO registers are located on the AHB for fast access. GPIO ports have DMA support.

 Up to 8 GPIO pins can be selected from all GPIO pins as edge and level sensitive interrupt sources.

 Two GPIO group interrupt modules enable an interrupt based on a programmable pattern of input states of a group of GPIO pins.

 Four general-purpose timer/counters with capture and match capabilities.

 One motor control PWM for three-phase motor control.

 One Quadrature Encoder Interface (QEI).

 Repetitive Interrupt timer (RI timer).

 Windowed watchdog timer.

 Ultra-low power Real-Time Clock (RTC) on separate power domain with 256 bytes of battery powered backup registers.

 Alarm timer; can be battery powered.

 Analog peripherals:

 One 10-bit DAC with DMA support and a data conversion rate of 400 kSamples/s.

 Two 10-bit ADCs with DMA support and a data conversion rate of 400 kSamples/s.

 Decryption:

 Hardware-based AES decryption programmable through an on-chip API.

 Two 128-bit secure OTP memories for AES key storage and customer use.

 Unique ID for each device.

 Power:

 Single 3.3 V (2.2 V to 3.6 V) power supply with on-chip internal voltage regulator for the core supply and the RTC power domain.

 RTC power domain can be powered separately by a 3 V battery supply.

 Four reduced power modes: Sleep, Deep-sleep, Power-down, and Deep power-down.

   Processor wake-up from Sleep mode via wake-up interrupts from various peripherals.

 Wake-up from Deep-sleep, Power-down, and Deep power-down modes via external interrupts and interrupts generated by battery powered blocks in the RTC power domain.

 Brownout detect with four separate thresholds for interrupt and forced reset.

 Power-On Reset (POR).

 Available as 208-pin, 144-pin, and 100-pin LQFP packages and as 256-pin, 180-pin, and 100-pin BGA packages.

LPC1850/30/20/10 應(yīng)用:

Industrial

Consumer

White goods

RFID readers

e-Metering

圖1。LPC1850/30/20/10方框圖

Hitex LPC1850評估板

The Hitex LPC1850 Eval board allows you to quickly and easily evaluate the LPC1800 family of microcontrollers. The microcontroller, board, and the accompanying features make it a great starting point for your next Cortex-M3 project.

Populated with the LPC1850 to demonstrate LPC1800 features, the LPC1850 offers industry leading performance, large internal memories and advanced peripherals.

The board is USB-powered, but can also be driven by external power supply or via power-over-Ethernet. It is equipped with 65MB SDRAM, 32MB parallel flash and 512kB SRAM and a serial EEPROM. For debugging a JTAG as well as a 20-pin Cortex debug connector with ETM is available. All channels (USB1 and USB2) as well as Ethernet are provided by Phy. This makes USB device, USB host and OTG available as well as UART and CAN.

Hitex LPC1850評估板主要特性:

The evaluation board has the following features:

- CPU: LPC1850 (ARM Cortex-M3)

- Power-over-Ethernet

- Ready for energy consumption analysis with PowerScale of the complete board, the CPU-core and other peripherals

- SDRAM, SRAM, parallel flash, NAND flash, qSPI flash

- Temperature sensor, SD card, media-connector

- CAN, UART, Ethernet, USB (Host, Device, OTG)

- Debug with standard ARM JTAG and JTAG + Trace connector

- Ready for Jennic ZigBee module

- Small onboard display and NXP standard display / LCD interface

- Touch buttons and LEDs

- Wrap field for user circuits

- Audio IN and OUT, microphone IN, headphones OUT and a D-Class amplifier

- Ready for 4x ADC1415 analog-to-digital converters with user filtering option

圖2。Hitex LPC1850評估板外形圖

圖3。Hitex LPC1850評估板電路圖(1)

圖4。Hitex LPC1850評估板電路圖(2)

圖5。Hitex LPC1850評估板電路圖(3)

圖6。Hitex LPC1850評估板電路圖(4)

圖7。Hitex LPC1850評估板電路圖(5)

圖8。Hitex LPC1850評估板電路圖(6)

圖9。Hitex LPC1850評估板電路圖(7)

圖10。Hitex LPC1850評估板電路圖(8)

圖11。Hitex LPC1850評估板元件布局圖
詳情請見:
LPC1850_30_20_10[1].pdf (2.72 MB)
Hitex_LPC1850_Eval_Board_Schematics[1].pdf (245.67 KB)

來源:網(wǎng)絡(luò)
本文地址:http://m.qingdxww.cn/thread-87174-1-1.html     【打印本頁】

本站部分文章為轉(zhuǎn)載或網(wǎng)友發(fā)布,目的在于傳遞和分享信息,并不代表本網(wǎng)贊同其觀點和對其真實性負責(zé);文章版權(quán)歸原作者及原出處所有,如涉及作品內(nèi)容、版權(quán)和其它問題,我們將根據(jù)著作權(quán)人的要求,第一時間更正或刪除。
您需要登錄后才可以發(fā)表評論 登錄 | 立即注冊

廠商推薦

  • Microchip視頻專區(qū)
  • 使用SAM-IoT Wx v2開發(fā)板演示AWS IoT Core應(yīng)用程序
  • 使用Harmony3加速TCP/IP應(yīng)用的開發(fā)培訓(xùn)教程
  • 集成高級模擬外設(shè)的PIC18F-Q71家族介紹培訓(xùn)教程
  • 探索PIC16F13145 MCU系列——快速概覽
  • 貿(mào)澤電子(Mouser)專區(qū)

相關(guān)視頻

關(guān)于我們  -  服務(wù)條款  -  使用指南  -  站點地圖  -  友情鏈接  -  聯(lián)系我們
電子工程網(wǎng) © 版權(quán)所有   京ICP備16069177號 | 京公網(wǎng)安備11010502021702
快速回復(fù) 返回頂部 返回列表
主站蜘蛛池模板: 亚洲精品中文字幕午夜 | 欧美成a人片在线观看 | 久久免费视频网站 | 四虎在线影院 | 日本高清视频网站www | 99这里只有精品视频 | 欧美日韩成人在线视频 | 国产精品国产精品国产专区不卡 | 特黄一级视频 | 黄视频免费在线看 | 三级视频网站在线观看视频 | 亚洲三级大片 | 久久久免费精品视频 | 国产欧美日韩精品在线 | 亚洲三级视频 | 亚洲激情成人 | 久久99久久成人免费播放 | 国产女同一区二区三区五区 | 天天摸夜夜摸成人免费视频 | 免费a级毛片 | 被黑人粗黑大肉奉 | 成人毛片一区二区三区 | 久久99热精品这里久久精品 | 国产欧美视频一区二区三区 | aaa一区二区三区 | 国产成人一区二区三区在线视频 | 日韩在线观看网址 | 免费视频不卡 | 高清网址免费 | aⅴ免费在线观看 | 99精品视频在线观看免费播放 | 青青草网站在线观看 | 青青草国产青春综合久久 | 日日噜噜夜夜狠狠视频欧美人 | 婷婷伊人五月天 | 一卡二卡四卡免费视频 | 窝窝午夜看片成人精品 | 操久久 | 四虎高清在线精品免费观看 | 久久国产免费一区 | 国产新疆成人a一片在线观看 |