国产毛片a精品毛-国产毛片黄片-国产毛片久久国产-国产毛片久久精品-青娱乐极品在线-青娱乐精品

Xilinx Virtex-6 HXT FPGA ML630光傳輸網絡評估方案

發布時間:2012-1-29 11:38    發布者:1770309616
關鍵詞: FPGA , HXT , ML630 , Virtex-6 , Xilinx
Xilinx公司的Virtex-6 FPGA包括Virtex-6 LXT FPGA,Virtex-6 SXT FPGA和Virtex-6 HXT FPGA三個亞系列,采用40nm ExpressFabric和600MHz Clocking技術,具有存儲器選擇如能和DDR3,QDRII+和RDLRAM存儲器接口,600MHz DSP48E1 Slice,高速互連性,以太網媒體接入控制器具有10/100/1000 Mbps,同時具有系統監視器和ADC,增強性配置和比特流保護,廣泛用在有線通信,無線通信和廣播設備。本文介紹了Virtex-6 FPGA主要特性,以及有線,無線和廣播設備目標設計平臺框圖,ML630光傳輸網絡(OTN)評估板主要特性和詳細電路圖

Virtex-6 HXT FPGA Optical Transmission Network Evaluation Board

The Virtex®-6 family provides the newest, most advanced features in the FPGA market. Virtex-6 FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components to enable designers to focus on innovation as soon as their development cycle begins. Using the third-generation ASMBL™ (Advanced Silicon Modular Block) columnbased architecture, the Virtex-6 family contains multiple distinct sub-families. This overview covers the devices in the LXT, SXT, and HXT sub-families. Each sub-family contains a different ratio of features to most efficiently address the needs of a wide variety of advanced logic designs. In addition to the high-performance logic fabric, Virtex-6 FPGAs contain many built-in system-level blocks. These features allow logic designers to build the highest levels of performance and functionality into their FPGA-based systems. Built on a 40 nm state-of-the art copper process technology, Virtex-6 FPGAs are a programmable alternative to custom ASIC technology. Virtex-6 FPGAs offer the best solution for addressing the needs of high-performance logic designers, high-performance DSP designers, and high-performance embedded systems designers with unprecedented logic, DSP, connectivity, and soft microprocessor capabilities.

Virtex-6 FPGA主要特性:

• Three sub-families:

• Virtex-6 LXT FPGAs: High-performance logic with advanced serial connectivity

• Virtex-6 SXT FPGAs: Highest signal processing capability with advanced serial connectivity

• Virtex-6 HXT FPGAs: Highest bandwidth serial connectivity

• Compatibility across sub-families

• LXT and SXT devices are footprint compatible in the same package

• Advanced, high-performance FPGA Logic

• Real 6-input look-up table (LUT) technology

• Dual LUT5 (5-input LUT) option

• LUT/dual flip-flop pair for applications requiring rich register mix

• Improved routing efficiency

• 64-bit (or two 32-bit) distributed LUT RAM option per 6-input LUT

• SRL32/dual SRL16 with registered outputs option

• Powerful mixed-mode clock managers (MMCM)

• MMCM blocks provide zero-delay buffering, frequency synthesis, clock-phase shifting, inputjitter filtering, and phase-matched clock division

• 36-Kb block RAM/FIFOs

• Dual-port RAM blocks

• Programmable

- Dual-port widths up to 36 bits

- Simple dual-port widths up to 72 bits

• Enhanced programmable FIFO logic

• Built-in optional error-correction circuitry

• Optionally use each block as two independent 18 Kb blocks

• High-performance parallel SelectIO™ technology

• 1.2 to 2.5V I/O operation

• Source-synchronous interfacing using ChipSync™ technology

• Digitally controlled impedance (DCI) active termination

• Flexible fine-grained I/O banking

• High-speed memory interface support with integrated write-leveling capability

• Advanced DSP48E1 slices

• 25 x 18, two’s complement multiplier/accumulator

• Optional pipelining

• New optional pre-adder to assist filtering applications

• Optional bitwise logic functionality

• Dedicated cascade connections

• Flexible configuration options

• SPI and Parallel Flash interface

• Multi-bitstream support with dedicated fallback reconfiguration logic

• Automatic bus width detection

• System Monitor capability on all devices

• On-chip/off-chip thermal and supply voltage monitoring

• JTAG access to all monitored quantities

• Integrated interface blocks for PCI Express® designs

• Compliant to the PCI Express Base Specification 2.0

• Gen1 (2.5 Gb/s) and Gen2 (5 Gb/s) support with GTX transceivers

• Endpoint and Root Port capable

• x1, x2, x4, or x8 lane support per block

• GTX transceivers: up to 6.6 Gb/s

• Data rates below 480 Mb/s supported by oversampling in FPGA logic.

• GTH transceivers: 2.488 Gb/s to beyond 11 Gb/s

• Integrated 10/100/1000 Mb/s Ethernet MAC block

• Supports 1000BASE-X PCS/PMA and SGMII using GTX transceivers

• Supports MII, GMII, and RGMII using SelectIO technology resources

• 2500Mb/s support available

• 40 nm copper CMOS process technology

• 1.0V core voltage (-1, -2, -3 speed grades only)

• Lower-power 0.9V core voltage option (-1L speed grade only)

• High signal-integrity flip-chip packaging available in standard or Pb-free package options

Virtex-6 FPGA主要器件表:


圖1。有線目標設計平臺框圖

圖2。無線基礎設備目標設計平臺框圖

圖3。廣播設備目標設計平臺框圖

ML630 Virtex-6 HXT FPGA光傳輸網絡(OTN)評估板

ML630 Virtex-6 HXT FPGA Optical Transmission Network(OTN)Evaluation Board

This chapter describes the components, features, and operation of the ML630 Virtex®-6 HXT FPGA Optical Transmission Network (OTN) evaluation board. The ML630 board provides the hardware environment for characterizing and evaluating the GTX and GTH transceivers available on the Virtex -6 XC6VHX565T-2FFG1924C FPGA.

ML630光傳輸網絡(OTN)評估板主要特性:

• Two Virtex-6 XC6VHX565T-2FFG1924C FPGAs

• On-board power regulators for all necessary voltages with power status LEDs

• All ML630 FPGA U1 and U2 I/O banks VCCO voltage is 2.5V

• Two types of external power supply jacks (12V “brick” DIN4 type, PC ATX type)

USB JTAG configuration port for use with USB A-to-Mini-B cable

• System ACE™ controller with companion CompactFlash socket

• General purpose pushbutton and DIP switches, LEDs, and test I/O header for each FPGA

• VGA 2X5 male debug header for each FPGA

• USB-to-UART bridge with USB Mini-B pcb connector for each FPGA

• Two VITA 57.1 FMC HPC connectors

• I2C bus hosting EEPROM, clock sources and FMC connectors

• A separate SiTime fixed 200 MHz 2.5V LVDS oscillator wired to each FPGAs global clock inputs

• Eight pairs of differential clock input SMA connectors

• Six I2C programmable Silicon Labs Si570 3.3V LVPECL 10 MHz to 810 MHz oscillators

• Two differential input 8X8 crosspoint switches providing 16 selectable differential clock sources

• Four sets of plug and receptacle FCI Airmax 120 pin connectors implementing the Interlaken interconnect protocol

圖4。ML630光傳輸網絡(OTN)方框圖

圖5。ML630光傳輸網絡(OTN)外形圖

Virtex-6 HXT FPGA ML630 OTN電路圖見:
Virtex-6 HXT FPGA ML630 OTN電路圖.rar (1.32 MB)

Virtex-6 HXT FPGA ML630 OTN材料清單見:
Virtex-6 HXT FPGA ML630 OTN材料清單.pdf (80.27 KB)

詳情請見:
ds150[1].pdf (382.74 KB)

ug828_ML630_eval_bd[1].pdf

3.48 MB, 下載積分: 積分 -1

本文地址:http://m.qingdxww.cn/thread-85480-1-1.html     【打印本頁】

本站部分文章為轉載或網友發布,目的在于傳遞和分享信息,并不代表本網贊同其觀點和對其真實性負責;文章版權歸原作者及原出處所有,如涉及作品內容、版權和其它問題,我們將根據著作權人的要求,第一時間更正或刪除。
youyou_zh 發表于 2012-2-12 21:02:45
kankan
您需要登錄后才可以發表評論 登錄 | 立即注冊

廠商推薦

  • Microchip視頻專區
  • 為何選擇集成電平轉換?
  • 無線充電基礎知識及應用培訓教程3
  • PIC18-Q71系列MCU概述
  • 5分鐘詳解定時器/計數器E和波形擴展!
  • 貿澤電子(Mouser)專區

相關視頻

關于我們  -  服務條款  -  使用指南  -  站點地圖  -  友情鏈接  -  聯系我們
電子工程網 © 版權所有   京ICP備16069177號 | 京公網安備11010502021702
快速回復 返回頂部 返回列表
主站蜘蛛池模板: 男女污视频在线观看 | 亚洲视频手机在线 | 一区二区成人国产精品 | 视频久久久| 国产综合激情在线亚洲第一页 | 久久青青草原综合伊人 | 国产91香蕉在线精品 | 亚洲免费色 | 青青草国产精品久久久久 | 自怕偷自怕亚洲精品 | 欧洲成人爽视频在线观看 | 国产一区二区在线免费观看 | 久久久久免费视频 | 欧美日韩国产在线人 | 麻豆日韩区久久综合 | 91视频免费看 | 香蕉97超级碰碰碰碰碰久 | 污污的网站在线免费观看 | 欧美激情一区二区三区在线 | 好吊色青青青国产综合在线观看 | 一级毛片成人免费看免费不卡 | 国产女同一区二区三区五区 | 精品久久久久久免费影院 | 精品美女激情视频线播放 | 九九99香蕉在线视频网站 | 中文字幕第一页在线 | 免费午夜网站 | 啊用力啊好深啊h在线观看 啊嗯啊羞羞网站在线观看 啊~用力cao我cao死我公 | 色爽交视频 | 一级特黄aaa大片 | 欧美大胆一级视频 | 亚洲一区高清 | 一个色综合高清在线观看 | 一级毛片在线 | 国产一卡2卡3卡四卡高清 | 在线观看麻豆精品国产不卡 | 国产在线一区观看 | 亚洲 欧美 日韩在线一区 | 国产又黄又免费aaaa视频 | a毛片a毛片a视频 | 欧美一级淫片漂亮的老师 |