国产毛片a精品毛-国产毛片黄片-国产毛片久久国产-国产毛片久久精品-青娱乐极品在线-青娱乐精品

ADI ADSP-BF609 Blackfin處理器高清視頻開(kāi)發(fā)方案

發(fā)布時(shí)間:2012-4-11 15:11    發(fā)布者:1770309616
關(guān)鍵詞: ADI , ADSP-BF609 , Blackfin處理器 , 視頻
ADI公司的ADSP-BF609是 Blackfin雙核處理器,工作頻率高達(dá)1GHz,硬件支持高清視頻分析. ADSP-BF609采用ADI/INTEL微信號(hào)架構(gòu)(MSA),每個(gè)核包含兩個(gè)16位MAC,兩個(gè)40位ALU和40位桶形移位RISC類寄存器和指令模式,具有先進(jìn)的調(diào)試,跟蹤和性能監(jiān)視,主要用在從汽車電子嵌入式工業(yè),儀表和馬達(dá)控制等應(yīng)用.本文介紹了ADSP-BF609主要特性,方框圖, Blackfin處理器核框圖以及ADSP-BF609 EZ-KIT Lite®評(píng)估系統(tǒng)主要特性,框圖,電路圖和材料清單.

The ADSP-BF609 processor is a member of the Blackfin family of products, incorporating the Analog Devices/Intel Micro Signal Architecture (MSA). Blackfin processors combine a dual-MAC state-of-the-art signal processing engine, the advantages of a clean, orthogonal RISC-like microprocessor instruction set, and single-instruction, multiple-data (SIMD) multimedia capabilities into a single instruction-set architecture.

The processor offers performance up to 500 MHz, as well as low static power consumption. Produced with a low-power and lowvoltage design methodology, they provide world-class power management and performance.

By integrating a rich set of industry-leading system peripherals and memory, Blackfin processors are the platform of choice for next-generation applications that require RISC-like programmability, multimedia support, and leadingedge signal processing in one integrated package. These applications span a wide array of markets, from automotive systems to embedded industrial, instrumentation and power/motor control applications.

ADSP-BF609主要特性:

Dual-core symmetric high-performance Blackfin processor, up to 500 MHz per core Each core contains two 16-bit MACs, two 40-bit ALUs, and a 40-bit barrel shifter

RISC-like register and instruction model for ease of programming and compiler-friendly support

Advanced debug, trace, and performance monitoring

Pipelined Vision Processor provides hardware to process signal and image algorithms used for pre- and co-processing of video frames in ADAS or other video processing applications

Accepts a range of supply voltages for I/O operation.

Off-chip voltage regulator interface 349-ball (19 mm × 19 mm) RoHS compliant BGA package

MEMORY

Each core contains 148K bytes of L1 SRAM memory (processor core-accessible) with multi-parity bit protection

Up to 256K bytes of L2 SRAM memory with ECC protection

Dynamic memory controller provides 16-bit interface to a single bank of DDR2 or LPDDR DRAM devices

Static memory controller with asynchronous memory interface that supports 8-bit and 16-bit memories

Flexible booting options from flash, eMMC and SPI memories and from SPI, link port and UART hosts

Memory management unit provides memory protection

圖1.ADSP-BF609處理器方框圖

BLACKFIN處理器核

The processor integrates two Blackfin processor cores. Each core contains two 16-bit multipliers, two 40-bit accumulators, two 40-bit ALUs, four video ALUs, and a 40-bit shifter. The computation units process 8-, 16-, or 32-bit data from the register file.

The compute register file contains eight 32-bit registers. When performing compute operations on 16-bit operand data, the register file operates as 16 independent 16-bit registers. All operands for compute operations come from the multiported register file and instruction constant fields.

Each MAC can perform a 16-bit by 16-bit multiply in each cycle, accumulating the results into the 40-bit accumulators. Signed and unsigned formats, rounding, and saturation are supported.

The ALUs perform a traditional set of arithmetic and logical operations on 16-bit or 32-bit data. In addition, many special instructions are included to accelerate various signal processing tasks. These include bit operations such as field extract and population count, modulo 232 multiply, divide primitives, saturation and rounding, and sign/exponent detection. The set of video instructions include byte alignment and packing operations,16-bit and 8-bit adds with clipping, 8-bit average operations, and 8-bit subtract/absolute value/accumulate (SAA) operations.

Also provided are the compare/select and vector search instructions.For certain instructions, two 16-bit ALU operations can be performed simultaneously on register pairs (a 16-bit high half and 16-bit low half of a compute register). If the second ALU is used, quad 16-bit operations are possible.

The 40-bit shifter can perform shifts and rotates and is used to support normalization, field extract, and field deposit instructions.

The program sequencer controls the flow of instruction execution, including instruction alignment and decoding. For program flow control, the sequencer supports PC relative and indirect conditional jumps (with static branch prediction), and subroutine calls. Hardware supports zero-overhead looping.

The architecture is fully interlocked, meaning that the programmer need not manage the pipeline when executing instructions with data dependencies.

The address arithmetic unit provides two addresses for simultaneous dual fetches from memory. It contains a multiported register file consisting of four sets of 32-bit index, modify, length, and base registers (for circular buffering), and eight additional 32-bit pointer registers (for C-style indexed stack manipulation).

Blackfin processors support a modified Harvard architecture in combination with a hierarchical memory structure. Level 1 (L1) memories are those that typically operate at the full processor speed with little or no latency. At the L1 level, the instruction memory holds instructions only. The data memory holds data, and a dedicated scratchpad data memory stores stack and local variable information.

In addition, multiple L1 memory blocks are provided, offering a configurable mix of SRAM and cache. The memory management unit (MMU) provides memory protection for individual tasks that may be operating on the core and can protect system registers from unintended access.

The architecture provides three modes of operation: user mode, supervisor mode, and emulation mode. User mode has restricted access to certain system resources, thus providing a protected software environment, while supervisor mode has unrestricted access to the system and core resources.


圖2.Blackfin處理器核框圖

ADSP-BF609 EZ-KIT Lite®評(píng)估系統(tǒng)

The ADSP-BF609 processor is a member of the Blackfin family of products,incorporating the Analog Devices/Intel Micro Signal Architecture (MSA). Blackfin processors combine a dual-MAC state-of-the-art signal processing engine, the advantages of a clean, orthogonal RISC-like microprocessor instruction set, and single-instruction, multiple-data (SIMD) multimedia capabilities into a single instruction-set architecture.

ADSP-BF60x Blackfin processors embody a new type of embedded processor designed specifically to meet the computational demands and power constraints of today’s automotive systems, embedded industrial, instrumentation, and power/motor control applications.

The evaluation board is designed to be used in conjunction with the CrossCore® Embedded Studio (CCES) development tools to test capabilities of the ADSP-BF60x Blackfin processors. The CCES development environment aids advanced application code development and debug, such as:

• Create, compile, assemble, and link application programs written in C++,C, and assembly

• Load, run, step, halt, and set breakpoints in application programs

• Read and write data and program memory

• Read and write core and peripheral registers

• Plot memory

Access to the processor from a personal computer (PC) is achieved through a USB port (when a debug agent is mounted on the EZ-KIT Lite board) or an external JTAG emulator. The USB interface provides unrestricted access to the ADSP-BF609 processor and evaluation board peripherals. Analog Devices JTAG emulators offer faster communication between the host PC and target hardware. Analog Devices carries a wide range of in-circuit emulation products.


圖3. ADSP-BF609 EZ-KIT Lite®評(píng)估板外形圖

ADSP-BF609 EZ-KIT Lite®評(píng)估板主要特性:

• Analog Devices ADSP-BF609 Blackfin processor

• 349-pin LFBGA package

• 25 MHz CLKIN oscillator

• 48 MHz USB CLKIN

• Double Data Rate Synchronous Dynamic Random-Access Memory (DDR2 SDRAM)

• Micron MT47H64M16HR-3

• 64M x 16 bit (1 Gb)

• Burst flash memory

• Micron PC28F128P33T85B

• 16M x 16-bit (32 MB) flash memory

• Quad Serial Peripheral Interface (SPI)

• Winbond W25Q32

• 32 Mb serial flash memory

• Ethernet PHY

• National Semiconductor

• DP83848C 10/100 PHY

• Two LEDs integrated into the RJ-45 connector: link/activity

• Universal Asynchronous Receiver/Transmitter (UART)

• ADM3315 RS-232 line driver/receiver

• DB9 female connector

• Temp sensor

• On Semiconductor

• ADM1032 two-wire sensor

• Controller Area Network (CAN)

NXP TJA1041

• RJ-11 connector

• Debug interface

• JTAG header for use with ADI emulators

• Standalone debug agent

• LEDs

• Eight LEDs: one power (green), one board reset (red), one temperature limit (amber), Ethernet speed (green), and four general-purpose (amber)

• Push buttons

• Four push buttons: one reset, one wake, and two IRQ/flag

• Expansion Interface 3 (EI3)

• Next generation of the expansion interface design, provides access to most of the processor signals

• Power supply

• CE approved

• 5V @ 3.6 Amps

• Other features

• Link port connectors

• SD/MMC memory connector

• Rotary encoder

• MP JTAG in and out connectors

• 0.05-ohm resistors for processor current measurement

• JTAG ICE 14-pin header

• USB cable

ADSP-BF609 EZ-KIT Lite®評(píng)估系統(tǒng)包括:

• ADSP-BF609 EZ-KIT Lite board

• Standalone debug agent (SADA2)

• USB cable

• 5 in 1 USB cable kit

• CE approved power supply

• Ethernet cable

• 2 GB memory card

• 4 nylon standoffs

• 4 nylon hex nuts

圖4. ADSP-BF609 EZ-KIT Lite®評(píng)估板方框圖

圖5. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(1)

圖6. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(2)

圖7. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(3)

圖8. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(4)

圖9. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(5)

圖10. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(6)

圖11. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(7)

圖12. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(8)

圖13. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(9)

圖14. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(10)

圖15. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(11)

圖16. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(12)

圖17. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(13)

圖18. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(14)

圖19. ADSP-BF609 EZ-KIT Lite®評(píng)估板電路圖(15)
ADSP-BF609 EZ-KIT Lite®評(píng)估板材料清單(BOM):








詳情請(qǐng)見(jiàn):
ADSP-BF606_607_608_609[2].pdf (1.35 MB)
ADSP-BF609_ezkit_man_rev_1-0_march_2012[2].pdf (1.18 MB)

來(lái)源:網(wǎng)絡(luò)
本文地址:http://m.qingdxww.cn/thread-89119-1-1.html     【打印本頁(yè)】

本站部分文章為轉(zhuǎn)載或網(wǎng)友發(fā)布,目的在于傳遞和分享信息,并不代表本網(wǎng)贊同其觀點(diǎn)和對(duì)其真實(shí)性負(fù)責(zé);文章版權(quán)歸原作者及原出處所有,如涉及作品內(nèi)容、版權(quán)和其它問(wèn)題,我們將根據(jù)著作權(quán)人的要求,第一時(shí)間更正或刪除。
您需要登錄后才可以發(fā)表評(píng)論 登錄 | 立即注冊(cè)

廠商推薦

  • Microchip視頻專區(qū)
  • 使用SAM-IoT Wx v2開(kāi)發(fā)板演示AWS IoT Core應(yīng)用程序
  • 使用Harmony3加速TCP/IP應(yīng)用的開(kāi)發(fā)培訓(xùn)教程
  • 集成高級(jí)模擬外設(shè)的PIC18F-Q71家族介紹培訓(xùn)教程
  • 探索PIC16F13145 MCU系列——快速概覽
  • 貿(mào)澤電子(Mouser)專區(qū)

相關(guān)在線工具

相關(guān)視頻

關(guān)于我們  -  服務(wù)條款  -  使用指南  -  站點(diǎn)地圖  -  友情鏈接  -  聯(lián)系我們
電子工程網(wǎng) © 版權(quán)所有   京ICP備16069177號(hào) | 京公網(wǎng)安備11010502021702
快速回復(fù) 返回頂部 返回列表
主站蜘蛛池模板: 亚洲伊人精品| 欧美香蕉人人人人人人爱| 日本高清一本视频| 天堂av2017男人的天堂| 影音先锋男人资源站| 亚洲精品456在在线播放| 在线视频一区二区三区| 国产电影尺度| 男女高潮又爽又黄又无遮挡| 熟女理发厅| 三级毛片网| 同性女同中字幕有码在线| 色偷偷狠狠色综合网| 中文字幕 国产精品| 亚洲日本中文字幕天天更新| 99久久中文字幕伊人情人| 九九久久国产精品大片| 色欲AV无码乱码精品国产| 四虎精品永久免费| 日本免费一二三区| 亚洲视频一区在线观看| 亚洲娇小videos| 国产精品久久久久无码AV色戒| 日本高清无卡码一区二区久久| 中文字幕日本一区| 色综合久久综合中文小说| 日日碰碰视频播放| 色综合网亚洲精品久久| 91精品视频网站| 麻豆精品传媒2021网站入口| 亚洲人成色777777老人头| 日韩国产在线观看| 日韩福利在线| 色哟哟在线观看| 99精品视频在线观看免费播放| 日韩精品久久久久影院| 午夜视频在线免费播放| 奇米米奇| 亚洲v日本| 亚洲免费视| 国产成人无码区免费内射一片色欲|